Espressif Systems /ESP32 /SPI0 /SRAM_DRD_CMD

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SRAM_DRD_CMD

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0CACHE_SRAM_USR_RD_CMD_VALUE0CACHE_SRAM_USR_RD_CMD_BITLEN

Fields

CACHE_SRAM_USR_RD_CMD_VALUE

For SPI0 When cache mode is enable it is the read command value of command phase for SRAM.

CACHE_SRAM_USR_RD_CMD_BITLEN

For SPI0 When cache mode is enable it is the length in bits of command phase for SRAM. The register value shall be (bit_num-1).

Links

() ()